닫기
216.73.216.213
216.73.216.213
close menu
KCI 등재
저온 중수소 어닐링을 활용한 Enclosed-Layout Transistors (ELTs) 소자의 제작 및 전기적 특성분석
Fabrication of Enclosed-Layout Transistors (ELTs) Through Low-Temperature Deuterium Annealing and Their Electrical Characterizations
왕동현 ( Dong-hyun Wang ) , 김동호 ( Dong-ho Kim ) , 길태현 ( Tae-hyun Kil ) , 연지영 ( Ji-yeong Yeon ) , 김용식 ( Yong-sik Kim ) , 박준영 ( Jun-young Park )
UCI I410-ECN-151-24-02-089012246

The size of semiconductor devices has been scaled down to improve packing density and output performance. However, there is uncontrollable spreading of the dopants that comprise the well, punch-stop, and channel-stop when using hightemperature annealing processes, such as rapid thermal annealing (RTA). In this context, low-temperature deuterium annealing (LTDA) performed at a low temperature of 300℃ is proposed to reduce the thermal budget during CMOS fabrication. The LTDA effectively eliminates the interface trap in the gate dielectric layer, thereby improving the electrical characteristics of devices, such as threshold voltage (VTH), subthreshold swing (SS), on-state current (ION), and off-state current (IOFF). Moreover, the LTDA is perfectly compatible with CMOS processes.

1. 서 론
2. 실험 방법
3. 결과 및 고찰
4. 결 론
감사의 글
REFERENCES
[자료제공 : 네이버학술정보]
×