닫기
216.73.216.213
216.73.216.213
close menu
KCI 등재
플래시메모리소자의 구조에 대한 열적 데이터 삭제 효율성 비교
Comparison of Efficiency of Flash Memory Device Structure in Electro-Thermal Erasing Configuration
김유정 ( You-jeong Kim ) , 이승은 ( Seung-eun Lee ) , 이광선 ( Khwang-sun Lee ) , 박준영 ( Jun-young Park )
UCI I410-ECN-0102-2023-500-001017815

The electro-thermal erasing (ETE) configuration utilizes Joule heating intentionally generated at word-line (WL). The elevated temperature by heat physically removes stored electrons permanently within a very short time. Though the ETE configuration is a promising next generation NAND flash memory candidate, a consideration of power efficiency and erasing speed with respect to device structure and its scaling has not yet been demonstrated. In this context, based on 3-dimensional (3-D) thermal simulations, this paper discusses the impact of device structure and scaling on ETE efficiency. The results are used to produce guidelines for ETEs that will have lower power consumption and faster speed.

1. 서 론
2. 실험 방법
3. 결과 및 고찰
4. 결 론
감사의 글
REFERENCES
[자료제공 : 네이버학술정보]
×